Part Number Hot Search : 
AZ166 M1061S FST16861 LT1122BM SB1620 T2901 1604U 200AA
Product Description
Full Text Search
 

To Download AS6VA25616-BC Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  may 2001 copyright ? alliance semiconductor. all rights reserved. ? as6va25616 2.7v to 3.3v 256k 16 intelliwatt? low-power cmos sram with one chip enable 5/25/01; v.1.2 alliance semiconductor p. 1 of 9 features ? as6va25616  intelliwatt? active power circuitry  industrial and commercial temperature ranges available  organization: 262,144 words 16 bits  2.7v to 3.3v at 55 ns  low power consumption: active - 132 mw at 3.3v and 55 ns  low power consumption: standby - 66 w max at 3.3v  1.5v data retention  equal access and cycle times  easy memory expansion with cs , oe inputs  smallest footprint packages - 48-ball fbga - 400-mil 44-pin tsop 2  esd protection 2000 volts  latch-up current 200 ma logic block diagram 256k 16 array (4,194,304) oe cs we column decoder row decoder a0 a1 a2 a3 a4 a6 a7 a8 v cc v ss a12 a5 a9 a10 a11 a14 a15 a16 a17 a13 control circuit i/o1?i/o8 i/o9?i/o16 ub lb i/o buffer pin arrangement (top view) 48-csp ball-grid-array package 123456 alb oe a0 a1 a2 nc bi/o9ub a3 a4 cs i/o1 c i/o10 i/o11 a5 a6 i/o2 i/o3 dv ss i/o12 a17 a7 i/o4 v cc ev cc i/o13 nc a16 i/o5 v ss f i/o15 i/o14 a14 a15 i/o6 i/o7 gi/o16nc a12a13we i/o8 hnca8a9a10a11nc 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 i/o14 i/o13 v ss v cc i/o12 i/o11 i/o10 i/o9 nc a 8 a9 a10 a11 a12 a0 cs i/o1 i/o2 i/o3 i/o4 v cc v ss i/o 5 i/o6 i/o7 i/o8 we a17 a16 a15 44-p in 400-mil tsop 2 21 22 a14 a13 ub lb i/o16 i/o15 2 a3 3 a2 4 a1 1 a4 40 39 38 37 36 35 34 33 32 31 30 29 28 27 26 25 24 23 43 42 41 44 a6 a7 oe a5 selection guide product v cc range speed (ns) power dissipation min (v) ty p 2 (v) max (v) operating (i cc )standby (i sb1 ) max (ma) max ( a) as6va25616 2.7 3.0 3.3 55 2 20
? as6va25616 5/25/01; v.1.2 alliance semiconductor p. 2 of 9 functional description the as6va25616 is a low-power cmos 4,194,304 -bit static random access memory (sram) device organized as 262,144 words 16 bits. it is designed for memory applications where slow data access, low power, and simple interfacing are desired. equal address access and cycle times (t aa , t rc , t wc ) of 55 ns are ideal for low-power applications. active high and low chip selects ( cs ) permit easy memory expansion with multiple-bank memory systems. when cs is high, or ub and lb are high, the device enters standby mode: the as6va25616 is guaranteed not to exceed 66 w power consumption at 3.3v and 55 ns. the device also returns data when v cc is reduced to 1.5v for even lower power consumption. a write cycle is accomplished by asserting write enable ( we ) and chip select (cs ) low, and ub and/or lb low. data on the input pins i/o1?o16 is written on the rising edge of we (write cycle 1) or cs (write cycle 2). to avoid bus contention, external devices should drive i/o pins only after outputs have been disabled with output enable (oe ) or write enable (we ). a read cycle is accomplished by asserting output enable ( oe ), chip select ( cs ), ub and lb low, with write enable ( we ) high. the chip drives i/o pins with the data word referenced by the input address. when either chip select or output enable is inactive, or write ena ble is active, or (ub ) and (lb ), output drivers stay in high-impedance mode. these devices provide multiple center power and ground pins, and separate byte enable controls, allowing individual bytes to be written and read. lb controls the lower bits, i/o1?i/o8, and ub controls the higher bits, i/o9?i/o16. all chip inputs and outputs are cmos-compatible, and operation is from a single 2.7v to 3.3v supply. device is available in the jedec standard 400-mm, tsop 2, and 48-ball fbga packages. absolute maximum ratings note: stresses greater than those listed under absolute maximum ratings may cause permanent damage to the device. this is a stress rating only and functional operation of the device at these or any other conditions outside those indicated in the operational sections of this specificat ion is not implied. exposure to absolute maximum rating conditions for extended periods may affect reliability. truth table key: x = don?t care, l = low, h = high. parameter device symbol min max unit vo l t ag e o n v cc relative to v ss v tin ?0.5 v cc + 0.5 v voltage on any i/o pin relative to gnd v ti/o ?0.5 v power dissipation p d ?1.0w storage temperature (plastic) t stg ?65 +150 o c te m p e r a t u r e w i t h v cc applied t bias ?55 +125 o c dc output current (low) i out ?20ma cs we oe lb ub supply current i/o1?i/o8 i/o9?i/o16 mode hxxxx i sb high z high z standby (i sb ) lxxhh lhhxxi cc high z high z output disable (i cc ) lhl lh i cc d out high z read (i cc ) hl high zd out ll d out d out llx lh i cc d in high z write (i cc ) hl high zd in ll d in d in
? as6va25616 5/25/01; v.1.2 alliance semiconductor p. 3 of 9 recommended operating condition (over the operating range) capacitance (f = 1 mhz, t a = room temperature, v cc = nominal) 2 parameter description test conditions min max unit v oh output high voltage i oh = ?1.5ma v cc = 2.7v 2.4 v v ol output low voltage i ol = 2.1ma v cc = 2.7v 0.4 v v ih input high voltage v cc = 2.7v 2.2 v cc + 0.5 v v il input low voltage v cc = 2.7v ?0.5 0.8 v i ix input load current gnd < v in < v cc ?1 +1 a i oz output load current gnd < v o < v cc; outputs high z ?1 +1 a i cc v cc operating supply current cs = v il , v in = v il or v ih , i out = 0ma, f = 0 v cc = 3.3v 2 ma i cc1 @ 1mhz average v cc operating supply current at 1 mhz cs < 0.2v, v in < 0.2v or v in > v cc ? 0.2v, f = 1 ms v cc = 3.3v 5 ma i cc2 average v cc operating supply current cs v il , v in = v il or v ih , f = f max v cc = 3.3v 40 ma i sb cs power down current; ttl inputs cs > v ih or ub = lb > v ih , other inputs = v il or v ih , f = 0 v cc = 3.3v 100 a i sb1 cs power down current; cmos inputs cs > v cc ? 0.2v or ub = lb > v cc ? 0.2v, other inputs = 0v ? v cc , f = f max v cc = 3.3v 20 a parameter symbol signals test conditions max unit input capacitance c in a, cs , we , oe , lb , ub v in = 0v 5 pf i/o capacitance c i/o i/o v in = v out = 0v 7 pf
? as6va25616 5/25/01; v.1.2 alliance semiconductor p. 4 of 9 read cycle (over the operating range) 3,9 shaded areas indicate preliminary information. key to switching waveforms read waveform 1 (address controlled) 3,6,7,9 read waveform 2 (cs , oe , ub , lb controlled) 3,6,8,9 parameter symbol min max unit notes read cycle time t rc 55 ? ns address access time t aa ?55ns3 chip select ( cs ) access time t acs ?55ns3 output enable ( oe ) access time t oe ?25ns output hold from address change t oh 10 ? ns 5 cs low t o output in low z t clz 10 ? ns 4, 5 cs high to output in high z t chz 020ns4, 5 oe low to output in low z t olz 5?ns4, 5 ub /lb access time t ba ?55ns ub /lb low to low z t blz 10 ? ns 4, 5 ub /lb high to high z t bhz 020ns4, 5 oe high to output in high z t ohz 020ns4, 5 power up time t pu 0?ns4, 5 power down time t pd ?55ns4, 5 undefined/don?t care falling input rising input t oh t aa t rc t oh d out address data valid previous data valid data valid t rc t aa t blz t ba t oe t olz t oh t ohz t hz t bhz t acs t lz address oe cs lb , ub d out
? as6va25616 5/25/01; v.1.2 alliance semiconductor p. 5 of 9 write cycle (over the operating range) 11 shaded areas indicate preliminary information. write waveform 1 (we controlled) 10,11 write waveform 2 (cs controlled) 10,11 parameter symbol min max unit notes write cycle time t wc 55 ? ns chip select to write end t cw 40 ? ns 12 address setup to write end t aw 40 ? ns address setup time t as 0?ns12 write pulse width t wp 35 ? ns address hold from end of write t ah 0?ns data valid to write end t dw 25 ? ns data hold time t dh 0 ? ns 4, 5 write enable to output in high z t wz 020ns4, 5 output active from write end t ow 5 ? ns 4, 5 ub /lb low to end of write t bw 35 ? ns address cs lb , ub we d in d out t wc t cw t bw t aw t as t wp t dw t dh t ow t wz t ah data undefined high z data valid address cs lb , ub we d in t wc t cw t bw t wp t dw t dh t ow t wz t ah d out data undefined high z high z t as t aw data valid t clz
? as6va25616 5/25/01; v.1.2 alliance semiconductor p. 6 of 9 data retention characteristics (over the operating range) 13,5 data retention waveform ac test loads and waveforms notes 1during v cc power-up, a pull-up resistor to v cc on cs is required to meet i sb specification. 2 this parameter is sampled, but not 100% tested. 3 for test conditions, see ac test conditions . 4t clz and t chz are specified with c l = 5pf as in figure c. transition is measured 500 mv from steady-state voltage. 5 this parameter is guaranteed, but not tested. 6we is high for read cycle. 7cs and oe are low for read cycle. 8 address valid prior to or coincident with cs transition low. 9 all read cycle timings are referenced from the last valid address to the first transitioning address. 10 cs or we must be high during address transitions. either cs or we asserting high terminates a write cycle. 11 all write cycle timings are referenced from the last valid address to the first transitioning address. 12 n/a. 13 1.5v data retention applies to commercial and industrial temperature range operations. 14 c = 30pf, except at high z and low z parameters, where c = 5pf. parameter symbol test conditions min max unit v cc for data retention v dr v cc = 1.5v cs v cc ? 0.1v or ub = lb = > v cc ? 0.1v v in v cc ? 0.1v or v in 0.1v 1.5v - v data retention current i ccdr ?10 a chip deselect to data retention time t cdr 0?ns operation recovery time t r trc ? ns parameters v cc = 2.7v unit r1 1095 ohms r2 1600 ohms r th 555 ohms v th 1.6v volts v cc cs t r t cdr data retention mode v cc v cc v dr 1.5v v ih v ih v dr v cc r1 r2 output 30 pf including jig and scope (a) v cc r1 r2 output 5 pf all input pulses (b) 10% 90% 10% 90% gnd v cc typ < 5 ns (c) thevenin equivalent: output r th v th including jig and scope
? as6va25616 5/25/01; v.1.2 alliance semiconductor p. 7 of 9 typical dc and ac characteristics package diagrams and dimensions supply voltage (v) 1.7 0.0 0.2 0.6 0.8 0.4 1.0 1.2 1.4 normalized i cc normalized supply current supply voltage (v) 0.0 0.25 0.5 0.75 1.0 normalized t aa normalized access time vs. supply voltage vs. supply voltage ambient temperature (c) ? 55 105 25 0.5 1.0 0.0 1.5 2.0 2.5 normalized i sb2 normalized standby current vs. ambient temperature v cc = v cc typ supply voltage (v) 0.0 0.2 0.6 0.8 0.4 1.0 1.2 1.4 normalized i sb normalized standby current vs. supply voltage i sb2 supply voltage (v) 0.10 0.50 1.0 1.5 normalized i cc normalized i cc vs. cycle time 2.2 2.7 3.2 3.7 1.7 2.2 2.7 3.2 3.7 t a = 25 c 3.0 ? 0.5 v in = v cc typ 1 5 10 15 11.9 2.8 3.7 v in = v cc typ t a = 25 c v in = v cc typ t a = 25 c v cc = 3.3v t a = 25 c 44-pin tsop 2 min (mm) max (mm) a1.2 a 1 0.05 a 2 0.95 1.05 b 0.25 0.45 c 0.15 (typical) d 18.28 18.54 e 10.06 10.26 h e 11.56 11.96 e 0.80 (typical) l 0.40 0.60 d h e 1234567 891011121314 44 43 42 41 40 39 38 37 36 35 34 33 32 31 15 16 30 29 17 18 19 20 28 27 26 25 c l a 1 a 2 e 44-pin tsop 2 0?5 21 24 22 23 e a b
? as6va25616 5/25/01; v.1.2 alliance semiconductor p. 8 of 9 minimum typical maximum a?0.75? b 6.90 7.00 7.10 b1 ? 3.75 ? c 10.90 11 11.10 c1 ? 5.25 ? d 0.30 0.35 0.40 e??1.20 e1 ? 0.68 ? e2 0.22 0.25 0.27 y??0.08 notes 1. bump counts: 48 (8 row 6 column). 2. pitch: (x,y) = 0.75 mm 0.75 mm (typ). 3. units: millimeters. 4. all tolerance are 0.050 unless otherwise specified. 5. typ: typical. 6. y is coplanarity: 0.08 (max). 65432 1 48-ball fbga bottom view to p vi ew a b c d e f g h ball #a1 ball #a1 index c1 a a b1 b elastomer c sram die side view detail view die die a e2 e y 0.3/typ e1 e e2 d
? as6va25616 5/25/01; v.1.2 alliance semiconductor p. 9 of 9 ? copyright alliance semiconductor corporation. all rights reserved. our three-point logo, our name and intelliwatt are tradema rks or registered trademarks of alliance. all other brand and product names may be the trademarks of their respective companies. alliance reserves the right to make changes to this document and its products at any time without notice. alliance assumes no responsibility for any errors that may appear in this document. the data contained herein represents alliance's best data and/or estimates at the time of issuance. al liance reserves the right to change or correct this data at any time, without notice. if the product described herein is under development, significant changes to these specifications are possible. the information in thi s product data sheet is intended to be general descriptive information for potential customers and users, and is not intended to operate as, or provide, any guarantee or warrantee to any user or customer. allianc e does not assume any responsibility or liability arising out of the application or use of any product described herein, and disclaims any express or implied warranties related to the sale and/or use of alliance pro ducts including liability or warranties related to fitness for a particular purpose, merchantability, or infringement of any intellectual property rights, except as express agreed to in alliance's terms and condi tions of sale (which are available from alliance). all sales of alliance products are made exclusively according to alliance's terms and conditions of sale. the purchase of products from alliance does not convey a lice nse under any patent rights, copyrights, mask works rights, trademarks, or any other intellectual property rights of alliance or third parties. alliance does not authorize its products for use as critical compone nts in life-supporting systems where a malfunction or failure may reasonably be expected to result in significant injury to the user, and the inclusion of alliance products in such life-supporting systems implies tha t the manufacturer assumes all risk of such use and agrees to indemnify alliance against all claims arising from such use. ordering codes part numbering system speed (ns) ordering code package type operating range 55 as6va25616-tc 44-pin tsop 2 commercial AS6VA25616-BC 48-ball fine pitch bga 55 as6va25616-ti 44-pin tsop 2 industrial as6va25616-bi 48-ball fine pitch bga as6va 25616 t, b c, i sram intelliwatt? prefix device number package: t: tsop 2 b: csp/bga temperature range: c: commercial: 0 c to 70 c i: industrial: -40 c to 85 c


▲Up To Search▲   

 
Price & Availability of AS6VA25616-BC

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X